#### Synchronous Rectification Switcher Supporting CCM #### 1. Description The MK1718 is a compact secondary side synchronous rectification switcher which integrated controller and MOSFET for high performance flyback converters. It is compatible with CCM, DCM and QR operations. The MK1718 can generate its own supply voltage while with high-side rectification; this eliminates the need of auxiliary winding of the transformer, which is usually required to produce supply voltage. The extremely low 10ns turn-off propagation delay time and high sink current (~4A) capability of the driver improve SR VDS stress at CCM mode. #### 2. Typical Applications - AC/DC Adapters for Mobile Phone and Notebook - High Power density AC/DC Power Supplies - Battery Powered System #### 3. Features - Integrated 8.5mΩ 100V Power MOSFET - Operates in a wide output voltage range down to 3V voltage (self-supply) - Self-supply for operations with low-side rectification and high-side rectification without an auxiliary winding - 10ns Fast Turn-off and 25ns Turn-on Delay - VG Clamping Circuit Works Well when VCC is Below 2V - Supports CCM, DCM and QR Operations - Precise 0V turn off for maximum efficiency - Designed for <200kHz working frequency</li> - Available in SOP-8 Package ### 4. Simplified Application Used in high side rectification Used in low side rectification ### 5. Ordering Information | Ordering No. <sup>(1)</sup> | Description | |-----------------------------|-----------------------------| | MK1718CBR | SOP-8, MSL-3, 4000 pcs/reel | | MK1718HAB | SOP-8, MSL-3, 4000 pcs/reel | #### Note: (1) MK1718CBR and MK1718HAB are with different MOS part inside, respectively. #### 6. Package Reference **MK1718HAB** ## Absolute Maximum Ratings (1) | VCC to S | 0.3V to +20V | |--------------------------------------|--------------------------------| | D to S | 0.7V to 100V | | VD to S | 1V to 115V | | VD to S | 3V to 120V (2) | | Continuous drain current ID | 9A <sup>(3)</sup> | | Pulsed drain current I <sub>DM</sub> | 40A <sup>(4)</sup> | | Continuous Power Dissipation.2.5V | $V (T_A = +25^{\circ}C)^{(5)}$ | | Junction Temperature | 150°C | | | | #### Recommended Operation Conditions | Thermal Resistance (6) | θ <sub>JA</sub> | <b>Ө</b> ЈС | |------------------------------------------|-----------------|-------------| | Maximum Junction Temp. (T <sub>J</sub> ) | | +125°C | | D to S | ( | 0.7V to 90V | | VCC to S | | .5V to 9.5V | SOP-8 ...... 80 - (1) Exceeding these ratings may damage the device. - (2) Repetitive pulse< 200ns - (3) Calculated continuous current based on maximum allowable junction temperature - (4) Repetitive rating: pulse width limited by maximum junction temperature - (5) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D(MAX)=(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature. - (6) Measured on JESDSD51-7, 4 layers PCB °C/W ### 7. Electrical Characteristics T<sub>A</sub>=25°C, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------------------------------------|--------------------------------|---------------------------------------------------|-------------|-------------|------|-------| | Internal Mos Section | | | | | | | | Internal MOS Rdson | Rdson | Vcc=9V, Id=1A | | 8.5 | 15 | mΩ | | Drain to Source Breakdown | V <sub>DSS(BR)</sub> | V <sub>CC</sub> =V <sub>D</sub> =0V,<br>Id=250uA | 100 | | | V | | Supply Management Section | | | | | | | | VCC UVLO Rising | V <sub>CC_ON</sub> | | 4.3 | 4.6 | 4.9 | V | | VCC UVLO Falling | V <sub>CC_OFF</sub> | | 3.8 | 4 | 4.3 | V | | VCC UVLO Hysteresis | V <sub>CC_HYST</sub> | | 0.25 | 0.6 | 0.75 | V | | VCC Regulation Voltage | V <sub>CC_REG</sub> | V <sub>D</sub> = 14V | 8.2 | 9.1 | 10 | V | | Operating Current | I <sub>CC</sub> <sup>(1)</sup> | V <sub>CC</sub> =6V,<br>Fsw=100kHz, | 1.5 | 2.0 | 2.5 | mA | | Quiescent Current | I <sub>q(VCC)</sub> | Vcc=6.4V, Fsw=0Hz | | 350 | 550 | μA | | Mosfet Voltage Sensing | | | -0) | | • | | | V <sub>D</sub> –V <sub>SS</sub> Adjusting Voltage | $V_{DS\_REG}$ | | -55 | -40 | -25 | mV | | Turn-On Threshold (V <sub>D</sub> -V <sub>SS</sub> ) | $V_{ON\_th}$ | (0 | -350 | -300 | -50 | mV | | Turn Off Threshold (V <sub>D</sub> -V <sub>SS</sub> ) | $V_{OFF\_th}$ | 0) | | 0 | 10 | mV | | Turn-On Propagation Delay | $T_{D\_on}$ | | | 25 | 40 | ns | | Turn-Off Propagation Delay | $T_{D\_off}$ | 1 4 | | 10 | 15 | ns | | Turn On Blanking Time | T <sub>B_ON</sub> | C <sub>LOAD</sub> = 2.2nF | 0.75 | 1.0 | 1.3 | μs | | Turn Off Blanking V <sub>DS</sub> Threshold in T <sub>B_ON</sub> | $V_{B\_OFF}$ | 0, | | 2 | | V | | Turn Off Blanking Time | T <sub>OFF</sub> | | 250 | 300 | 350 | ns | | Gate Driver | 10. | | | | • | | | V <sub>G</sub> (Low) | $V_{G\_LOW}$ | V <sub>CC</sub> =6.4V,<br>I <sub>LOAD</sub> =0.1A | 0 | 0.2 | 0.4 | V | | V <sub>G</sub> (High) | $V_{G\_HIGH}$ | V <sub>CC</sub> =6.4V,<br>I <sub>LOAD</sub> =0.1A | VCC-<br>0.6 | VCC-<br>0.3 | vcc | V | #### Note # 8. Pin Functions | Pin # | Name | Description | | |---------|------|--------------------------------------------------------|--| | 1 | VD | FET drain voltage sense; HV pulse LDO input | | | 2 | VCC | Inner Regulator Output, supply MK1718 | | | 3,4 | S | Ground, also used as FET source sense reference for VD | | | 5,6,7,8 | D | FET drain | | <sup>(1)</sup> ICC in the table is the current consumed by the internal controller when 2.2nF load capacitance and 100kHz operating frequency. # 9. Block Diagram Figure 1. Functional Block Diagram #### 10. Operation Descriptions MK1718 is a high-performance synchronous rectifier which can replace the Schottky diode rectification in the flyback converter to improve efficiency, which supports DCM, CCM and QR operations. A great flexibility for system designing is brought by Self-supply which supports operations with both low-side rectification and high-side rectification without an auxiliary winding. #### **Conduction Phase** After SR VG turns on, a minimum blanking time TB\_ON is required to prevent the parasitic ringing from falsely turning off SR VG. The minimum turn-on blanking time is around 1.0us for MK1718, during which the turn off threshold is increased to 2V. Right before TB\_ON timer expires, MK1718 starts monitoring VDS against a -40mV value to determine if internal VG needs to be slowly discharged. This operation adjusts VDS of SR MOSFET to be around -40mV until the current through SR MOSFET drops to zero. #### **Turn Off Phase** MK1718's turn-off threshold is different at different time. Within the minimum turn-on blanking time TB\_ON, VDS turn-off threshold is 2V which is the same as VB\_OFF. After the minimum turn-on blanking time TB\_ON, the turn-off threshold is around 0V, that combines with extremely fast 10ns turn-off propagation delay and 4A VG pull-down (sinking) current, synchronous rectifier is able to be turned off not too early which causes more SR FET body diode conduction time and more negative turn-off ringing, or not too late which creates risk of shoot through between primary side and SR side. ### 11. Typical Implementations MK1718 supports both high side rectification and low side rectification to replace Schottky diode without the need of auxiliary winding as shown in Figure 2 and Figure 3. VCC is powered from pin D and regulated at ~9V even when Vout is much lower than 5V. A 0.1uF bypass capacitor is suggested to regulate the bias voltage and reduce noise coupling from switching. Figure 2. The High side rectification Figure 3. The low side rectification ### 12. Layout Guidelines To improve the switching characteristics and the SR vds stress, The following layout rules are suggested to follow. - 1) Locate the VCC bypass capacitor close to MK1718. - 2) Instead of connecting VD pin to D pin directly, the connection point is suggested to be placed on the power trace to utilize the trace inductance to improve the SR Vds stress in CCM operation. Example layouts are shown as below. # 13. Package Information (SOP-8) **Top View** Side View **Front View** | Symbol | Dimensions In Millimeters | | | |--------|---------------------------|------|--| | Symbol | MIN | MAX | | | А | 1.3 | 1.85 | | | A1 | 0.05 | 0.25 | | | A2 | 1.25 | 1.65 | | | b | 0.33 | 0.51 | | | С | 0.2 | 0.25 | | | D | 4.7 | 5.1 | | | E | 5.8 | 6.2 | | | E1 | 3.8 | 4.0 | | | е | 1.270(BSC) | | | | L | 0.4 | 1.27 | | | θ | 0° | 8° | |