# 100V Synchronous Buck DC/DC Controller # 1. Descriptions MK9218 supports wide input voltage ranges from 6V to 100V. With appropriate external high-side and low-side MOSFETs and inductor, MK9218 delivers up to 30A output current. MK9218 adopts a voltage mode control scheme to achieve excellent accurate voltage output. The switching frequency is adjustable up to 1MHz, which also can be synchronized to an external clock to eliminate beat frequencies. Both Forced-PWM (FPWM) and diode emulation mode is supported by MK9218. FPWM helps to minimize EMI by operating at constant frequency, while diode emulation mode lowers current consumption at light-load condition. Wide duty cycle from 1% to 98% is offered by MK9218 under appropriate switching frequency, so input and output voltages can be chosen easily. MK9218 also provides a power good (PG) flag pin to indicate output voltage, and an internal LDO output (VCC pin). For high efficiency applications, an external bias power supply is recommended to apply to VCC pin after start-up. ## 2. Features - Wide input voltage range of 6V-100V - Adjustable output voltage from 0.8V to 60V - 45ns Ton(min) for low duty ratio - 145ns Toff(min) for high duty ratio - Precision ±1% feedback reference - Adjustable F<sub>SW</sub> from 100kHz to 1MHz - Configurable diode emulation or FPWM - 2.5A source and 3.5A sink driver capability - Pre-bias start-up - SYNCI and SYNCO capability - Open-Drain power good indicator - Adjustable output voltage soft start - Input UVLO with hysteresis - VCC UVLO protection - OC, OT protection with hiccup mode - 3.5x4.5 QFN-20 package with thermal PAD # 3. Applications - PoL modules - High-Power density DC DC - Datacenter and telecom - Non-isolated PoE and IP cameras # 4. Typical Application Figure 1. Typical Application Diagram and Efficiency # 5. Order Information | Order No. | Description | |------------------|--------------------------------------| | MK9218CQB (NRND) | MSL3,3.5x4.5 QFN-20, tape, 3000/reel | | MK9218DQB | MSL2,3.5x4.5 QFN-20, tape, 3000/reel | # 6. Pin Configuration and Functions Figure 2. MK9218 Package (Top View) Table 1. Pin Functions | Pin<br>NO. | Name | 1/0 | Description | |------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN | | Enable input and/or input undervoltage lockout programming pin. EN pin offers tri-state (shutdown, standby, operating) thresholds to reduce quiescent current consumptions. For operating, an accurate 1.2V rising threshold and an internal current source which is enabled once EN exceeds 1.2V to program falling threshold along with external resistors. Connecting with resistor divider from VIN, this pin sets input voltage UVLO threshold with programmable hysteresis, which is adjusted by varying the resistance of external resistor divider. V <sub>EN</sub> <0.75V,shutdown mode, VIN to VCC LDO shutdown; 0.75V≤V <sub>EN</sub> <1.2V,standby mode, VIN to VCC LDO regulated to 7.5V; V <sub>EN</sub> >1.2V,operating mode, start to operating; | | 2 | RT | 0 | Oscillator frequency set pin. The internal oscillator is programmed with a single resistor between RT and the AGND. | | 3 | SS/TRK | 0 | Soft-start and voltage-tracking pin. During start-up, output voltage tracking SS/TRK voltage; after start-up, output voltage tracking Ref. | | 4 | COMP | 0 | Compensation pin. Low impedance output of the internal error amplifier. Connect the loop compensation network between the COMP pin and the FB pin. | | 5 | FB | I | Feedback connection to the inverting input of the internal error amplifier. Connect this pin to the output resister divider to program the output regulation voltage: VOUT=0.8×(1+Rf1/Rf2) | | | | | IVIK9218 | |-----|--------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | AGND | Р | Analog ground. Return for the internal 0.8V voltage reference and analog circuits. | | 7 | SYNCO | 0 | Synchronization output. Logic level output that provides a clock signal that is 180° out-of-phase with the HS FET drive signal. | | 8 | SYNCI | 1 | Synchronization input. Tri function: 1.optional external clock input 2.low-side MOSFET diode emulation mode 3.FPWM. | | 9 | NC | - | No electrical connection. | | 10 | PG | 0 | Power good indicator. This pin is an open-drain output pin. Connect to a source voltage through a pull-up resistor. | | 11 | ILIM | 1 | Current limit set pin. Connect a resistor to SW to sense Rdson of low-<br>side MOSFET or to sense resister which is connected between the<br>source of low-side FET and PGND in order to adjust current limit. | | 12 | PGND | Р | Power ground. | | 13 | LO | 0 | LS MOSFET gate driver output. Connect to the gate of the low-side MOSFET through a short, low inductance path. | | 14 | VCC | I | VCC. Output of the 7.5V bias regulator. Locally decoupled to PGND using a low ESR/ESL capacitor located as close as possible to the controller. | | 4.5 | MK9218CQB:NC | - | No electrical connection | | 15 | MK9218DQB:EP | - | Connection to exposed pad | | 16 | NC | - | No electrical connection. | | 17 | BST | 0 | Boot-strap supply. Decouple this pin to SW pin with a 100nF ceramic capacitor located as close as possible to the controller. | | 18 | НО | 0 | HS MOSFET gate driver output. Connect to the gate of the high-side MOSFET through a short, low inductance path. | | 19 | SW | Р | Switching node. Connect to the bootstrap capacitor, the source terminal of the high-side MOSFET and the drain terminal of the low-side MOSFET using short, low inductance paths. | | 20 | VIN | Р | Supply input. Decouple this pin to PGND with low ESR ceramic capacitor. | | | EP | - | Exposed pad. Solder the EP to the PGND pin and connect to a large copper plane to reduce thermal resistance. | # 7. Specifications ## 7.1 Absolute Maximum Ratings | | | Min | Max | Units | |-----------------------------------------|-------------------------------|------|-----|-------| | | VIN, EN, SW, to GND | -0.3 | 105 | ( | | | ILIM to GND | -0.3 | 100 | 5 | | | SW to PGND (20ns pulse) | -5 | 105 | | | | VCC, SYNCI, SYNCO, PG to AGND | -0.3 | 14 | | | Innut Voltages | FB, COMP, SS/TRK, RT to AGND | -0.3 | 6.6 | V | | Input Voltages | BST to GND | -0.3 | 115 | | | | BST to VCC | 0 | 105 | | | | BST, HO to SW | -0.3 | 14 | | | | VCC to BST (20ns pulse) | 0 | 14 | | | | LO to GND (20ns pulse) | -5 | 14 | | | Operating Junction Temperature, | 0// | -40 | 150 | | | Storage Temperature, Tstg | | -55 | 150 | °C | | Soldering Temperature (10 second), Tsld | | | 260 | | <sup>(1)</sup> Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated in "Recommended Operating Conditions". Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | Value | Units | |----------------------------|--------------------------------------------------------------------------------|----------------------|-------| | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 <sup>(3)</sup> | V | | Discharge V <sub>ESD</sub> | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | V | ### Notes: - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process - (3) EN/ILIM Human body model (HBM) Passed ±1000V # 7.3 Recommended Operating Conditions | | | Min | Max | Units | |-----------------------|--------------------------------|------|------|-------| | | VIN Voltage | 7 | 95 | | | | EN Voltage | -0.3 | 95 | | | Recommended Operation | SW Voltage | -0.3 | 95 | V | | Conditions | BST Voltage | -0.3 | 105 | | | | ILIM Voltage | -0.3 | 95 | | | | Operating Junction Temperature | -40 | +125 | °C | # 7.4 Thermal Information | 76, | | | Units | |-----------------|-------------------------------------|------|-------| | Package Thermal | $\theta_{JA}$ (Junction to ambient) | 36.8 | °C/W | | Resistance | $\theta_{JC}$ (Junction to case) | 28 | °C/W | ## 7.5 Electrical Characteristics $V_{\text{IN}}$ =48V, $V_{\text{OUT}}$ =12V, $I_{\text{OUT}}$ =5A, L=4.7uH, $C_{\text{OUT}}$ =400uF, $R_{\text{RT}}$ =25K, $T_{\text{A}}$ =-40°C to125°C, unless otherwise specified | Par | ameter | Test Conditions | Min | Тур | Max | Unit | |-------------------------|--------------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | Input Volta | ge | | | • | | | | V <sub>IN</sub> | Input voltage | | 6 | | 100 | V | | Supply Cur | rent | | | | | 5 | | V <sub>IN</sub> | Operating voltage | | 6 | | 100 | V | | I <sub>Q-SDN</sub> | Shutdown current | V <sub>EN</sub> =0V | | 8.5 | 15 | uA | | I <sub>Q-STBY</sub> | Standby current | V <sub>EN</sub> =1V | A | 0.6 | 0.7 | mA | | I <sub>Q-RUN</sub> | Operating current, no switching | V <sub>EN</sub> =1.5V, V <sub>SS/TRK</sub> =0V | (8) | 1.7 | 2.2 | mA | | VCC Regul | ator | .08 | | | | | | V <sub>VCC</sub> | VCC<br>regulation<br>voltage | V <sub>SS/TRK</sub> =0V,9V≤V <sub>IN</sub> ≤100V,0mA≤I <sub>VCC</sub> ≤20<br>mA | 7.1 | 7.5 | 8 | V | | I <sub>SC-LDO</sub> | VCC max current | V <sub>SS/TRK</sub> =0V, V <sub>CC</sub> =0V | 18 | 26 | 38 | mA | | V <sub>VCC</sub> - | VCC<br>undervoltage<br>threshold | V <sub>cc</sub> falling | 4.45 | 4.7 | 4.95 | ٧ | | V <sub>VCC-RISING</sub> | VCC UVLO<br>threshold | V <sub>CC</sub> rising | 4.7 | 5 | 5.3 | V | | V <sub>VCC-UVH</sub> | VCC<br>undervoltage<br>hysteresis | Rising threshold-falling threshold | | 0.26 | | V | | V <sub>VCC-EXT</sub> | Minimum external bias supply voltage | >V <sub>CC</sub> | 8.2 | | | ٧ | | lvcc | External VCC input | V <sub>SS/TRK</sub> =0V, V <sub>CC</sub> =13V | | 1.7 | 2.2 | mA | | EN | | | | | | | | V <sub>EN-STBY</sub> | EN rising to<br>standby<br>threshold | Vcc rising | 0.58 | 0.75 | 0.91 | V | | | EN falling to | | | | | | |-----------------------|---------------|------------------------------------------------|-------|------|-------|-----| | $V_{\text{EN-SD}}$ | shutdown | Vcc falling | 0.48 | 0.65 | 0.79 | V | | | threshold | | | | | | | | EN rising to | | | | | | | $V_{EN}$ | operating | | 1.12 | 1.2 | 1.33 | V | | | threshold | | | | | | | I <sub>EN-HYS</sub> | Hysteresis | V <sub>EN</sub> =1.5V | 6 | 8 | 10 | uA | | IEN-HYS | input current | VEN-1.5V | U | U | 10 | u/A | | Feedback A | Amplifier | | | | | | | | Feedback | | | | | | | $V_{REF}$ | reference | V <sub>FB</sub> =V <sub>COMP</sub> | 0.792 | 0.8 | 0.808 | V | | | voltage | | | | | | | | COMP output | | | 1 | | | | $V_{COMP-H}$ | high voltage | V <sub>FB</sub> =0V, COMP sourcing 1 mA | | 4 | | V | | 1/ | COMP output | COMP similing 4 mag | 00 | | 0.0 | | | $V_{COMP-L}$ | low voltage | COMP sinking 1 mA | | | 0.3 | V | | | FB input bias | V 0.0V | 0.4 | | 0.4 | ^ | | I <sub>FB</sub> | current | V <sub>FB</sub> =0.8V | -0.1 | | 0.1 | uA | | SS/TRK | | . (0) | | | | | | | SS/TRK | | | | | | | I <sub>SS</sub> | charging | V <sub>SS/TRK</sub> = 0.1 V | 5 | 8 | 11 | uA | | 133 | current | | | | | | | | SS/TRK to | | | | | | | $V_{SS-FB}$ | FB offset | | -15 | 0 | 13 | mV | | | SS/TRK to | | | | | | | V <sub>SS-CLAMP</sub> | FB clamp | V <sub>SS/TRK</sub> -V <sub>FB</sub> (0.8V) | 200 | 300 | 400 | mV | | 00 02 | voltage | | | | | | | PG | | X | | | | | | | FB upper | | | | | | | | threshold for | | | | | | | $PG_{UTH}$ | PG high to | % of V <sub>REF</sub> , V <sub>FB</sub> rising | 105 | 108 | 111 | % | | | low | | | | | | | | FB lower | | | | | | | | threshold for | | | | | | | PG <sub>LTH</sub> | PG high to | % of $V_{REF}$ , $V_{FB}$ falling | 89 | 92 | 95 | % | | | low | | | | | | | | PG rising | | | | | | | T <sub>PG-RISE</sub> | filter | FB to PG rising edge | 18 | 25 | 35 | us | | | PG falling | | | | | | | $T_{PG\text{-}FALL}$ | filter | FB to PG falling edge | 18 | 29 | 55 | us | | | PG low state | | | | | | | $V_{\text{PG-OL}}$ | output | V <sub>FB</sub> =0.9V, I <sub>PG</sub> =2mA | | | 150 | mV | | | υαιραι | | | | | | **MK9218** | | | | | | 1411 7 | <u>9210</u> | |-------------------------|-----------------------------------------------------|----------------------------------------------------------------------------|-----|---------------------------|--------|-------------| | I <sub>PG-OH</sub> | PG high state<br>leakage<br>current | V <sub>FB</sub> =0.8V, V <sub>PG</sub> =13V | | | 200 | nA | | Frequency | | | | | | | | Fsw | Programmabl e switching frequency | $F_{SW}(kHz) = \frac{10^4}{R_T(K\Omega)}$ | 100 | | 1000 | kHz | | SYNCI and | SYNCO | | | | | .6 | | F <sub>SYNCI</sub> | SYNCI external Fsw | % of F <sub>SW</sub> set by R <sub>RT</sub> | -20 | | 50 | % | | R <sub>SYNCI</sub> | SYNCI input resistance | V <sub>SYNCI</sub> =3V | 14 | 20 | 26 | kΩ | | T <sub>SYNCI-DEL</sub> | Delay from<br>SYCNI<br>leading edge<br>to HO rising | 50% to 50% | 69 | 250 | | ns | | T <sub>SYNCO-DEL</sub> | Delay from HO rising to SYNCO leading edge | V <sub>SYNCI</sub> =0, T <sub>S</sub> =1/F <sub>SW</sub> , 50% to 50% | | T <sub>S</sub> /2-<br>250 | | ns | | PWM Contr | | | | | | | | T <sub>ON-MIN</sub> | Minimum on-<br>time | HO rising to falling, VBST-VSW=7V | 20 | 45 | 75 | ns | | T <sub>OFF-MIN</sub> | Minimum off-<br>time | HO falling to rising, VBST-VSW=7V | 95 | 145 | 210 | ns | | D <sub>100K</sub> | Maximum duty cycle | F <sub>SW</sub> =100kHz,6V≤V <sub>IN</sub> ≤60V | 95 | 98 | | % | | D <sub>400</sub> K | Maximum duty cycle | F <sub>sw</sub> =400kHz,6V≤V <sub>IN</sub> ≤60V | 85 | 90 | | % | | $V_{RAMP}$ | Minimum ramp valley | COMP at 0% duty cycle | 190 | 240 | 350 | mV | | K <sub>FF</sub> | Feedforward gain | V <sub>IN</sub> /V <sub>RAMP</sub> , 6V≤V <sub>IN</sub> ≤60V | | 18 | | V/V | | BST | | | | | | | | $V_{\mathtt{BST\_FWD}}$ | Diode forward<br>voltage, VCC<br>to BST | VCC to BST, BST pin sourcing 20 mA | | 0.85 | 1 | V | | I <sub>Q-BST</sub> | BST to SW<br>quiescent<br>current, not<br>switching | V <sub>SS/TRK</sub> = 0 V, V <sub>SW</sub> = 48 V, V <sub>BST</sub> = 54 V | | | 10 | uA | | | | | | | 1411.7 | <u>9210</u> | |-----------------------|-----------------------------------------------------|--------------------------------------------------------------------|-----|------|--------|-------------| | ILIM-OCP | | | | | | | | I <sub>RS</sub> | ILIM source<br>current,<br>R <sub>SENSE</sub> mode | Low voltage detected at ILIM | 90 | 100 | 110 | uA | | I <sub>RDSON</sub> | ILIM source<br>current,<br>R <sub>DS(ON)</sub> mode | SW voltage detected at ILIM TJ=25°C | 180 | 200 | 220 | uA | | V <sub>ILIM-TH</sub> | ILIM<br>comparator<br>threshold at<br>ILIM | | -13 | 0 | 13 | mV | | Hiccup <sup>(1)</sup> | | | | c.C | | | | C <sub>HICC-DEL</sub> | Hiccup mode activation delay | Clock cycle with current limiting before hiccup off-time activated | 60. | 512 | | cycle<br>s | | CHICCUP | Hiccup mode off-time after activation | Clock cycle with no switching followed by SS/TRK release | | 8192 | | cycle<br>s | | Diode Emu | lation Mode | (0) | | | | | | V <sub>ZCD-SS</sub> | ZCD soft-start ramp | 16, | | 0 | | mV | | V <sub>ZCD-DIS</sub> | ZCD disable<br>threshold<br>(CCM) | | 130 | 190 | 240 | mV | | V <sub>DEM-TH</sub> | Diode<br>emulation<br>ZC threshold | Measured at SW with V <sub>SW</sub> rising | | 0 | | mV | | Drivers | | | | | | | | R <sub>HO-UP</sub> | HO high-state<br>resistance<br>HO to BST | V <sub>BST</sub> -V <sub>SW</sub> =7V,<br>I <sub>HO</sub> =-100mA | | 1.5 | | Ω | | R <sub>HO-DOWN</sub> | HO low-state resistance HO to SW | V <sub>BST</sub> -V <sub>SW</sub> =7V,<br>I <sub>HO</sub> =100mA | | 0.9 | | Ω | | RLO-UP | LO high-state resistance LO to VCC | V <sub>BST</sub> -V <sub>SW</sub> =7V,<br>I <sub>LO</sub> =-100mA | | 1.5 | | Ω | | R <sub>LO-DOWN</sub> | LO low-state resistance LO to PGND | V <sub>BST</sub> -V <sub>SW</sub> =7V,<br>I <sub>HO</sub> =100mA | | 0.9 | | Ω | | Інон, Ньон | HO, LO<br>source<br>current | V <sub>BST</sub> -V <sub>SW</sub> =7V, HO=SW<br>LO=AGND | | 2.5 | | Α | |------------------------------------------|-----------------------------------|---------------------------------------------------------|----|-----|----|----| | I <sub>HOL</sub> , H <sub>LOL</sub> | HO, LO sink current | V <sub>BST</sub> -V <sub>SW</sub> =7V, HO=BST<br>LO=VCC | | 3.5 | | А | | T <sub>HO-TR</sub><br>T <sub>LO-TR</sub> | HO, LO rise times | VBST – VSW = 7 V, CLOAD = 1 nF,<br>20% to 80% | | 7 | | ns | | T <sub>HO-TF</sub> | HO, LO fall times | VBST – VSW = 7 V, CLOAD = 1 nF,<br>80% to 20% | | 4 | | ns | | T <sub>HO-DT</sub> | HO turn-on dead time | VBST – VSW = 7 V, LO off to HO on,<br>50% to 50% | 25 | 35 | 60 | ns | | T <sub>LO-DT</sub> | LO turn-on dead time | VBST – VSW = 7 V, HO off to LO on,<br>50% to 50% | 10 | 25 | 40 | ns | | Thermal Sh | nutdown <sup>(2)</sup> | | 7 | | | | | T <sub>SD</sub> | Thermal<br>shutdown<br>threshold | T <sub>J</sub> rising | 60 | 175 | | °C | | T <sub>SD-HYS</sub> | Thermal<br>shutdown<br>hysteresis | 466 | | 20 | | °C | <sup>(1)</sup> Design guarantee <sup>(2)</sup> Characterized at bench evaluations, not tested in mass production test. ## 7.6 Typical Characteristics Figure 4. Efficiency at 5V-Vout(230kHz) V<sub>IN</sub>=48V Time(2ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A **Figure 5. Startup by V**<sub>IN</sub> V<sub>IN</sub>=48V Time(0.4ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A **Figure 6. Shutdown by V<sub>IN</sub>** V<sub>IN</sub>=48V Time(2ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A **Figure 7. Startup by EN** V<sub>IN</sub>=48V Time(0.2ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A **Figure 8. Shutdown by EN** V<sub>IN</sub>=48V Time(8ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A **Figure 9. Short Protection and Recovery** V<sub>IN</sub>=48V Time(0.8ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=5A-10A **Figure 10. Load Transient** V<sub>IN</sub>=48V Time(0.8ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=0A~10A **Figure 11. Load Transient** $V_{IN}$ =48V Time(0.8ms/div) $V_{OUT}$ =12V $I_{OUT}$ =0A Figure 12. Output Ripple (Diode Emulation Mode) Figure 13. Output Ripple (FPWM) V<sub>IN</sub>=48V Time(2us/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A **Figure 14. Output Ripple** $V_{IN}$ =48V Time(20ms/div) $V_{OUT}$ =12V $I_{OUT}$ =10A Fig. 15. Line Transient Response, 25 V to 75 V V<sub>IN</sub>=48V Time(20ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A Fig. 16. Line Transient Response, 75 V to 25 V V<sub>IN</sub>=48V Time(2us/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=10A Figure 17. SYNCO and SW and IL 12.5 12.4 12.3 12.2 12.1 12 11.9 VIN=24V 11.8 11.7 11.6 VIN=55V 11.5 6 10 12 Output Current(A) Figure 19. Load and Line Regulation V<sub>IN</sub>=48V Time(4ms/div) V<sub>OUT</sub>=12V I<sub>OUT</sub>=0A **Figure 18. Pre-bias Startup** i igaic 13. Load and Line Regulation ## 7.7 Temperature Characteristics Figure 20. I<sub>Q-SDN</sub> vs Junction Temperature Figure 21. I<sub>Q-STBY</sub> vs Junction Temperature Figure 22. I<sub>Q-RUN</sub> vs Junction Temperature Figure 23. I<sub>VCC</sub> vs Junction Temperature Figure 24. I<sub>SC-LDO</sub> vs Junction Temperature Figure 25. I<sub>EN-HYS</sub> vs Junction Temperature Figure 26. I<sub>SS</sub> vs Junction Temperature Figure 28. I<sub>RS</sub> vs Junction Temperature Figure 29. I<sub>RDSON</sub> vs Junction Temperature Figure 30. V<sub>VCC</sub> vs Junction Temperature Figure 31. Vvcc-FALLING vs Junction Temperature Figure 32. V<sub>EN-STBY</sub> vs Junction Temperature Figure 33. V<sub>EN-SD</sub> vs Junction Temperature Figure 34. V<sub>EN</sub> vs Junction Temperature Figure 35. V<sub>REF</sub> vs Junction Temperature Figure 36. V<sub>BST-FWD</sub> vs Junction Temperature Figure 37. VILIM-TH vs Junction Temperature Figure 38. V<sub>DEM-TH</sub> vs Junction Temperature Figure 39. $PG_{UTH}$ vs Junction Temperature Figure 40. PG<sub>LTH</sub> vs Junction Temperature Figure 41. F<sub>SW</sub> vs Junction Temperature Figure 42. T<sub>HO-DT</sub> vs Junction Temperature Figure 43. T<sub>LO-DT</sub> vs Junction Temperature # 8. Detailed Description ### 8.1 Overview The MK9218 operates over a wide input voltage range from 6V to 100V. With appropriate high-side and low-side MOSFET and inductance, the MK9218 delivers up to 30A output current. The MK9218 adopts a voltage mode control architecture to achieve excellent accurate voltage output. The switching frequency is adjustable up to 1 MHz, which also can be synchronized to an external clock source to eliminate beat frequencies in noise-sensitive applications. MK9218 supports Forced-PWM (FPWM) and Diode Emulation Mode; FPWM operation eliminates switching frequency variation to minimize EMI, while user selectable diode emulation lowers current consumption at light-load condition. MK9218 is offered with wide duty cycle from 1% to 98% under appropriate switching frequency, so wide range of input and output voltages can be easily supported. The MK9218 provides a power good (PG) flag pin to indicate output voltage. The MK9218 operates with a single power supply input with an internal LDO output (VCC pin). With an external bias power supply applied to VCC, improved total efficiency is achieved. ## 8.2 Functional Block Diagram Figure 44 Block Diagram ## 8.3 Feature Description #### 8.3.1 Enable (EN) An external logic signal can be used to turn output ON and OFF for system power up/down sequencing and protection. MK9218 has accurate 1.2V comparator reference to determine EN voltage states, and provides tri-state modes. VEN<0.75V, shutdown mode, VIN to VCC LDO shutdown; 0.75V≤VEN<1.2V,standby mode, VIN to VCC LDO regulated to 7.5V; VEN>1.2V, operating mode, start to operating; EN pin can be directly connected to VIN, which allows self-start-up of MK9218 when VCC is within its valid operating range. By connecting this pin to VIN through resistor divider, a programmable UVLO can be achieved to benefit many application requirements. In this case, the UVLO turn-on voltage can be calculated as: $$V_{UVLO} = (1 + \frac{R_{EN-H}}{R_{EN-L}}) \times V_{EN-H}$$ V<sub>EN-H</sub> is EN rising threshold voltage, typical is 1.2V. The UVLO hysteresis is accomplished with an internal 8uA current source that is switched on or off into the impedance of the set-point divider. When the voltage at the EN pin exceeds the rising threshold, the current source is activated to quickly raise the voltage at the EN pin. The hysteresis can be calculated as: $$V_{hys}(V) = R_{EN-H} \times 8uA$$ #### Switching Frequency (RT, SYNCI) 8.3.2 When SYNCI is floating or tied to GND, the switch frequency of MK9218 is set by the frequency resistor RT. As shown below, 24.9kΩ resistor sets the switching frequency at 400kHz. $$F_{SW}(kHz) = \frac{10^4}{R_T(k\Omega)}$$ When SYNCI is connected to an external clock synchronization signal, the switching frequency is determined by the external clock signal. Note that the final switching frequency is affected by component tolerance. Note that the external clock signal frequency must between $0.8 \times F_{SW}$ to $1.5 \times F_{SW}$ . #### 8.3.3 Soft Start and Tracking (SS/TRK) A capacitor from the SS/TRK pin to GND defines the SS/TRK time, T<sub>SS</sub>. The MK9218 enters into soft-start immediately after EN exceeds its rising threshold of 1.2 V. Tss is set by Css as shown below: $$T_{SS} = \frac{V_{REF}(0.8V) \times C_{SS}}{I_{SS}(8uA)}$$ If an external voltage source is connected to the SS/TRK pin, the internal 8uA for external soft-start capability of MK9218 is disabled. The regulated output voltage level rises following the external SS/TRK rising slope, before the SS/TRK pin reaches the 0.8V reference voltage level. #### 8.3.4 **Voltage-Mode Control Loop (COMP)** The MK9218 integrates the voltage mode control loop implementation with input voltage feed forward to eliminate the input voltage dependence of the PWM modulator gain. For more detail design application information, refer to MK9218 reference design parameter; For the loop calculation, refer to Section 12.18 Control Loop Compensation. MK9218 Datasheet V1.02 19 www.meraki-ic.com © 2024 Meraki IC. Confidential. Classified: Authorized Customer Only #### 8.3.5 Feed Back (FB) Feedback input, which connects to the negative input of internal Error Amplifier (EA), is used to program the output voltage by choosing appropriate R<sub>F1</sub> and R<sub>F2</sub>. For targeted V<sub>OUT</sub> setpoint, calculate R<sub>F1</sub> and R<sub>F2</sub> using below equation: $$V_{OUT} = 0.8V \times (1 + \frac{R_{F2}}{R_{F1}})$$ $R_{F1}$ in the range of $2k\Omega$ to $5k\Omega$ is recommended for most applications. Larger feedback resistance consumes less DC current, which is important if light-load efficiency is critical. But too large of resistance is not recommended as the feedback path would become more susceptible. The feedforward capacitor CFF is strongly recommended, which can improve the system stability and transient responses. Figure 45. FB Connection #### 8.3.6 Clock Synchronization and Diode Emulation Mode (SYNCI, SYNCO) There are 3 functions for SYNCI pin. When SYNCI is floating or tied to GND, MK9218 works in diodes emulation mode, and its switching frequency is set by the frequency resistor connected at RT pin. When SYNCI is connected to an external synchronization clock, MK9218 works in FPWM mode, and its switching frequency is determined by the external clock. When SYNCI is connected to VCC, MK9218 works in FPWM mode, and its switching frequency is set by the frequency resistor connected at RT pin SYNCO is an output pin, which is nearly delayed 180° of the HO pin. #### 8.3.7 Power Good (PG) MK9218 provides a Power Good (PG) flag pin to indicate whether the output voltage is within the regulation range. PG is an open-drain output that requires a pullup resistor to a DC source which voltage is less than 14V (If necessary, use a resistor divider to decrease the voltage from a higher pullup voltage rail). The typical range of pullup resistance is about $10k\Omega$ to $100 k\Omega$ . When the FB voltage exceeds 95% of the reference, the internal switch will be turned off and PG can be pulled high by the pullup resistor. If the FB voltage falls below 92% of the reference or rises above 108% of the reference, the switch will be turned on and PG is pulled low to indicate the output voltage is out of regulation. The function of PG is to set startup sequencing of downstream converters, fault protection, and output monitoring. MK9218 Datasheet V1.02 #### **Current Sensing and OCP (ILIM)** 8.3.8 The MK9218 use the negative drop across the low-side FET or current sense resistor at the end of the "OFF" time to measure the inductor current. Allowing for 30% over minimum current limit for transient recovery and 20% rise in RDS(on)-LS for self-heating of the MOSFET, the voltage drop across the low-115 CINEY side FET at current limit and application diagram is given by below: $$R_{LIM} = \frac{I_o - \Delta I_L/2}{I_{RDS(on)-LS}} \times R_{DS(on)-LS}$$ Meraki recommends setting the OCP current at 1.8 times the rated output current. Figure 46. Low-side FET Current Sense When use current sense resistor, the voltage drop across the current sense resistor at current limit and application diagram is given by below: $$R_{LIM} = \frac{I_o - \Delta I_L/2}{I_{RS}} \times R_{RS}$$ Figure 47. RS Current Sense MK9218 Datasheet V1.02 www.meraki-ic.com © 2024 Meraki IC. ### 8.3.9 Gate Drivers (LO, HO) The MK9218 provides high drive capability up to 2.5A/3.5A.Byselecting suitable Rg to reduce switching speed, better EMI performance is achieved. ### 8.3.10 High-Voltage Bias Supply Regulator (VCC) MK9218 supports 100V high-voltage input. VCC is the high voltage LDO output pin, and the output voltage of LDO is 7.5V. Connect a ceramic decoupling capacitor from 1uF to 5uF as close as possible to the VCC and AGND pins of MK9218 for stability. When the output voltage of the whole application is between 8.5V to 14V, or the system board has an 8.5V to 14V voltage rail, the voltage can be connected to VCC through diodes instead of using the internal high-voltage LDO, which can reduce power loss of internal high voltage LDO. This is very helpful for reducing chip loss and heat generation, especially in scenarios where the input bus voltage is high, such as applications with an input greater than 60V. An application diagram is given below: Figure 48. External VCC Supply Note that if BIAS voltage is used to provide VCC supply, VIN also needs to connect to VIN-BUS to offer startup voltage and current. Note that if BIAS voltage is used to provide VCC supply and VIN voltage is less than the BIAS voltage, an extra diode is needed to connect VIN and VIN-BUS as shown below: Figure 49. BIAS VCC Supply(BIAS>VIN) ### **Boot-strap and Switching Node (BST, SW)** A high-quality COG 100nF ceramic capacitor connected between the BST pin and the SW pin is recommended, which provides the energy for a high-side gate driver Also, a RC series net can be used for slowing down the turn-on speed of the high side MOSFET. ### 8.3.12 Over Temperature Protection MK9218 supports OTP (over temperature protection). The thermal shutdown threshold is about 175°C with 20°C hysteresis. The OTP is a non-latching protection. #### 8.3.13 High-Voltage Input (VIN) and Input Capacitor (CIN) MK9218 supports 100V high-voltage input, which is also the input pin for high voltage LDO. VIN is also used to provide PWM feedforward Gain (V<sub>IN</sub>/VRAMP), so VIN must be connected to VIN-BUS. An input capacitor is necessary to limit the input ripple voltage while providing AC current to the buck converter at every switching cycle. The input ripple voltage ΔV<sub>IN</sub> at the input capacitor is calculated as: $$\Delta V_{IN} = \frac{I_{OUT} \times D \times (1 - D)}{F_{SW} \times C_{IN}} + I_{OUT} \times R_{ESR}$$ The capacitance of the input capacitor is calculated as: $$C_{IN} \ge \frac{I_{OUT} \times D \times (1 - D)}{F_{SW} \times (\Delta V_{IN} - I_{OUT} \times R_{ESR})}$$ To minimize the potential noise problem, an X7R or better grade capacitor with a sufficient voltage rating is recommended. This capacitor should be close to the VIN and GND pins to minimize the loop area formed by C<sub>IN</sub> and VIN/GND pins. In this application, a 0.1uF low ESR ceramic capacitor is recommended. ### 8.3.14 Output Inductor (L) It is recommended to choose the ripple current of an inductor that is 30% to 50% of the rated load current I<sub>OUT</sub> (max) for most applications. The inductance is calculated as: $$L = \frac{V_{OUT}}{F_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ The peak current of inductor is calculated as: $$I_L(\text{peak}) = I_{OUT}(max) + \frac{\Delta I_L}{2}$$ The saturation current rating of the inductor must be greater than IL (peak). An inductor which saturation current is above the current limit setting of the MK9218 will be the best choice. Note that the inductor saturation current levels generally decrease as the inductor temperature increases. #### **Output Capacitor (Cout)** 8.3.15 The output capacitor limits the capacitive voltage ripple at the converter output. This voltage ripple is generated from the triangular inductor current ripple flowing into and out of the capacitor and can be calculated as: $$\Delta V_{OUT} = \frac{\Delta I_L}{8 \times F_{SW} \times C_{OUT}}$$ The above equation only takes the steady state ripple into consideration. The transient requirements also must be taken into consideration when selecting the output capacitor. The X7R or a better grade ceramic capacitor larger than 220uF is recommended. MK9218 Datasheet V1.02 23 www.meraki-ic.com © 2024 Meraki IC. Confidential. Classified: Authorized Customer Only #### 8.3.16 **Control Loop Compensation** The MK9218 integrates the voltage mode control loop implementation and feeds the input voltage forward to eliminate the dependence of the input voltage on the PWM modulator gain. The voltage mode buck control loop is shown below: KIOMEY Figure 50. Buck Circuit Voltage Loop Control Diagram Figure 27 is the equivalent control block diagram, where kf(s) and Gv(s) are the transfer functions of the regulator, kd is the transfer function from the regulator output to the duty cycle D, Kpwm is the transfer function from the duty cycle D to the diode voltage VD1, andG1(s) is the transfer function from VD1 to the output voltage. Figure 51. Buck Equivalent Control Block Diagram Step1. Calculate $k_f(s) \times G_v(s)$ $$\begin{cases} V_{a} = \frac{R_{F1}}{R_{F1} + Z_{1}} V_{out} & \Rightarrow V_{ref} - V_{a} = V_{ref} - \frac{R_{F1}}{R_{F1} + Z_{1}} V_{out} = \frac{(R_{F1} + Z_{1}) V_{ref} - R_{F1} V_{out}}{R_{F1} + Z_{1}} \\ \frac{V_{out} - V_{ref}}{Z_{1}} = \frac{V_{ref}}{R_{F1}} + \frac{V_{ref} - V_{b}}{Z_{2}} & \Rightarrow \frac{(Z_{1} + R_{F1}) V_{ref} - R_{F1} V_{out}}{Z_{1} R_{F1}} = \frac{-V_{ref} + V_{b}}{Z_{2}} \end{cases}$$ then $$\begin{cases} G_v(s) = \frac{V_b}{(V_{ref} - V_a)} = \frac{Z_2 \times (Z_1 + R_{F1})}{Z_1 R_{F1}} \\ k_f(s) = \frac{R_{F1}}{Z_1 + R_{F1}} \end{cases}$$ To get the loop compensation function result: $$k_f(s) \times G_v(s) = \frac{Z_2}{Z_1}$$ ### Step2、Calculate K<sub>d</sub> The regulator output voltage Vb is compared with the sawtooth wave of amplitude Vramp to get the duty cycle D, and the transfer function of this link is Kd. $$\mathbf{k}_d = \frac{D}{V_b} = \frac{1}{V_{\text{ramp}}}$$ Figure 52. VRAMP Wave ## Step3、Calculate Kpwm The PWM signal is applied to the switch Q1 0~DT period (T is the switching period): Q1 is turned on, and the voltage across the diode D1 is Vin; During DT~T: Q1 is off, the inductor current flows through D1, and the voltage across the diode D1 is 0. Therefore, the average value of the voltage across the diode D1 is DVin. $$\mathbf{k}_{pwm} = \frac{V_{D1}}{D} = \frac{DV_{in}}{D} = V_{in}$$ Step4 Calculate G1(s): Figure 53. Vout Vs V<sub>D1</sub> of Christowski $$G_1(s) = \frac{V_{out}(s)}{V_{D1}(s)} = \frac{1 + R_{esr}C_{out}s}{\frac{L*R_{out}C_{out} + L*R_{esr}C_{out}}{R_{out}}s^2 + \frac{L+R_{out}R_{esr}C_{out}}{R_{out}}s + 1}$$ Resr<<Rout, to further simplify the transfer function, $$G_1(s) = \frac{V_{out}(s)}{V_{D1}(s)} = \frac{1 + R_{esr}C_{out}s}{L * C_{out}s^2 + \frac{L}{R_{out}}s + 1}$$ The transfer function has a zero and a double pole. Zero frequency: $$f_{ESR} = \frac{1}{2\pi \times R_{esr}C_{out}}$$ Double pole frequency: $$f_{LC} = \frac{1}{2\pi\sqrt{L*C_{out}}}$$ Step5、Regulator parameter design Figure 54. Control Loop and Equivalent Control Block To obtain the open-loop transfer function of the system: $$G_o(s) = k_f(s) \times G_v(s) \times k_d \times k_{pwm} \times G_1(s)$$ $$G_o(s) = \frac{Z_2(s)}{Z_1(s)} \times \frac{k_{pwm}}{V_{ramp}} \times \frac{1 + R_{esr}C_{out}s}{L * C_{out}s^2 + \frac{L}{R_{out}}s + 1}$$ $$\frac{Z_2(s)}{Z_1(s)} = \frac{1}{sR_{F2}(C_{COMP2} + C_{COMP1})} \times \frac{(R_{COMP2}C_{COMP2}s + 1)((R_{F2} + R_{FF})C_{FF}s + 1)}{(\frac{R_{COMP2}C_{COMP2}C_{COMP1}}{C_{COMP2} + C_{COMP1}}s + 1)(R_{FF}C_{FF}s + 1)}$$ In order to simplify the regulator transfer function design process, when designing regulator parameters, take $C_{COMP2} >> C_{COMP1}$ . Then, $$\frac{Z_2(s)}{Z_1(s)} = \frac{1}{sR_{F2}C_{COMP2}} \times \frac{(R_{COMP2}C_{COMP2}s + 1)((R_{F2} + R_{FF})C_{FF}s + 1)}{(R_{COMP2}C_{COMP1}s + 1)(R_{FF}C_{FF}s + 1)}$$ The regulator has two poles: $$f_{p1} = \frac{1}{2\pi \times R_{FF}C_{FF}}, f_{p2} = \frac{1}{2\pi \times R_{COMP2}C_{COMP1}}$$ Two zeros: $$f_{z1} = \frac{1}{2\pi \times R_{COMP2}C_{COMP2}}, f_{z2} = \frac{1}{2\pi \times (R_{F2} + R_{FF})C_{FF}}$$ The two poles and two zeros are shown as below: Figure 55. Control Loop With Poles and Zeros And the final open loop transfer function: $$G_{o}(s) = \frac{1}{sR_{F2}C_{COMP2}} \times \frac{(R_{COMP2}C_{COMP2}s + 1)((R_{F2} + R_{FF})C_{FF}s + 1)}{(R_{COMP2}C_{COMP1}s + 1)(R_{FF}C_{FF}s + 1)} \times \frac{V_{in}}{V_{ramp}} \times \frac{1 + R_{esr}C_{out}s}{L * C_{out}s^{2} + \frac{L}{R_{out}}s + 1}$$ $$= \frac{V_{\text{in}}}{V_{ramp}} \times \frac{1}{R_{F2}C_{COMP2}} \times \frac{1}{s} \times \frac{(R_{COMP2}C_{COMP2}s + 1)((R_{F2} + R_{FF})C_{FF}s + 1)}{(R_{2}C_{3}s + 1)(R_{3}C_{2}s + 1)} \times \frac{1 + R_{esr}C_{out}s}{L * C_{out}s^{2} + \frac{L}{R_{out}}s + 1}$$ Step6. Calculate compensation component parameters: The crossover frequency of the open loop gain is set to 1/5~1/10 of the switching frequency; $$f_c = (\frac{1}{10} \sim \frac{1}{5}) f_{sw}$$ $f_c$ is crossover frequency, $f_{sw}$ is switching frequency; $$\frac{V_{in}}{V_{ramp}} \times \frac{1}{R_{F2}C_{COMP2}} \times \frac{1}{k_1} = 2\pi f_c(f_{LC} << f_c, \text{ get k}_1)$$ Usually, RF2 and RF1 can be set first according to Vout, so $$C_{COMP2} = \frac{V_{\rm in}}{V_{ramp} \times \pi f_c \times R_{F2} \times 2k_1} \quad \text{(1)}$$ The first pole is equal to the zero caused by the out capacitor esr: $$f_{p1} = \frac{1}{2\pi \times R_{FF}C_{FF}} = f_{esr} = \frac{1}{2\pi \times R_{esr}C_{out}}$$ (2) The second pole is equal to half of the switching frequency: $$f_{p2} = \frac{1}{2\pi \times R_{COMP2} C_{COMP1}} = f_{p2} = \frac{1}{2} f_{sw}$$ (3) Two zero points of the regulator ( $f_{Z1}$ : compensate the first zero point, $f_{Z2}$ : compensate the second zero point) $$f_{z1} = \frac{1}{2\pi \times R_{COMP2} C_{COMP2}} = k_1 f_{LC} \quad (k_1 = 0.5 \sim 1)$$ (4) $$f_{Z2} = \frac{1}{2\pi \times (R_{F2} + R_{FF})C_{FF}} = f_{LC}$$ (5) By the formula $\widehat{\ \ }$ )– $\widehat{\ \ \ }$ ,Calculate the compensation component parameters: $$C_{COMP2} = \frac{V_{IN}}{V_{ramp} \times \pi f_C \times R_{F2} \times 2k_1}$$ $$R_{COMP2} = \frac{V_{\text{ramp}}}{V_{IN}} \frac{f_c}{f_{LC}} R_{F2}$$ $$C_{COMP1} = \frac{1}{\pi \times R_{COMP2} \times f_{sw}}$$ $$R_{FF} = \frac{f_{LC}}{f_{esr} - f_{LC}} R_{F2}$$ $$C_{FF} = \frac{1}{2\pi \times f_{esr} \times R_{FF}}$$ ### For example: Meraki confidential only prepared for customer V<sub>in</sub>=6.5-100V,Vout=5V,Iout=0-20A,Fsw=230kHz,V<sub>in</sub>/V<sub>RAMP</sub>=18, $$f_{LC} = \frac{1}{2\pi\sqrt{L*C_{out}}} = 3.74kHz$$ $$f_{ESR} = \frac{1}{2\pi \times R_{esr}C_{out}} = 97kHz$$ $$f_c = \frac{1}{8.6} f_{sw} = 27 \text{kHz}$$ $(f_c \text{ is usually } (\frac{1}{10} \sim \frac{1}{5}) \text{ of } f_{sw}$ $$C_{COMP2} = \frac{V_{in}}{V_{ramp} \times \pi \times f_c \times R_{F2} \times 2k_1} = 5.7nF(k_1 = 0.8)$$ $$R_{COMP2} = \frac{V_{\text{ramp}}}{V_{in}} \frac{f_c}{f_{LC}} R_{F2} = 9.3k$$ $$C_{COMP1} = \frac{1}{\pi \times R_{COMP2} \times f_{SW}} = 149pF$$ $$R_{FF} = \frac{f_{LC}}{f_{esr} - f_{LC}} R_{F2} = 930$$ $$C_{FF} = \frac{1}{2\pi \times f_{esr} \times R_{FF}} = 1.6nF$$ # 9. Application and Implementation ## 9.1 Reference Design 1 V<sub>in</sub>=6.5-95V Vout=5V Iout=0-20A Fsw=230kHz Figure 56. Reference Design 1 ## 9.2 Reference Design 2 Vin=15-95V Vout=12V Iout=0-12A Fsw=400kHz Figure 57. Reference Design 2 # 9.3 Reference Design 3 Vin=28-95V Vout=24V Iout=0-6A Fsw=400kHz Figure 58. Reference Design 3 Confidential # 10. Power Supply Recommendations ## 11. Layout ## 11.1 Layout Guidelines To achieve high performance of the MK9218, the following layout tips must be followed: - At least one low-ESR ceramic bypass capacitor VCC must be used. Place the capacitor as close as possible to the MK9218 VCC and GND pins. - Minimize the loop area formed by C<sub>IN</sub> connections to VIN and GND pins, refer to Figure 59. - Inductor must be placed close to the SW pin. Minimize the area of SW trace to avoid the potential noise problem. - Maximize the PCB area connecting the GND pin and thermal pad. If it is allowed, a ground plane can be used as noise shielding and heat dissipation path. - Place the feedback resistors, $R_{f1}$ and $R_{f2}$ , close to the FB pin. Route the feedback $V_{OUT}$ sense path away from noisy nodes such as the SW net. - The RT pin is sensitive to noise. The frequency set resistor R<sub>T</sub> must be close to the device. - BST capacitor to high-side MOS gate path width is better wider than 15mil (demo is 20mil); - VCC capacitor to low-side MOS gate path width is better wider than 15mil (demo is 20mil), it recommended that 2 vias placed near to VCC capacitor GND to reduce driver path resistance. JONE! DENT! OF ## 11.2 Layout Example Figure 59 MK9218 Power Loop Layout Example Mer aki Figure 60 MK9218 Controller Loop Layout Example Mer aki # 12. Mechanical, Packaging ## 12.1 Package Size ## 12.1.1 MK9218CQB (NRND) Package Size Figure 61 Package Dimensions Table 2. MK9218CQB Package Size | 0.417.01 | Dimensions(mm) | | | | | | | | |----------|----------------|------|--------------|--|--|--|--|--| | SYMBOL | MIN | NOM | MAX | | | | | | | Α | 0.70 | 0.75 | 0.80 | | | | | | | A1 | - | 0.01 | 0.05 | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | | | С | 0.18 | 0.20 | 0.25 | | | | | | | D | 4.40 | 4.50 | 4.60 | | | | | | | D2 | 3.10 | 3.20 | 3.30 | | | | | | | D3 | 3.85REF | | | | | | | | | е | 0.50BSC | | | | | | | | | e1 | 0.75BSC | | | | | | | | | e2 | 0.25BSC | | | | | | | | | Nd | 3.50BSC | | | | | | | | | E | 3.40 | 3.50 | 3.60 | | | | | | | E3 | 0.35REF | | | | | | | | | E4 | 0.75REF | | | | | | | | | E5 | E5 2.10 2.20 | | | | | | | | | L | 0.35 | 0.40 | 2.30<br>0.45 | | | | | | - (1) This drawing is subject to change without notice - (2) The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ## 12.1.2 MK9218DQB Package Size Figure 62 Package Dimensions **Table 3 Package Dimensions** | SYMBOL | Dimensions(mm) | | | | | | |---------|----------------|------|------|--|--|--| | STWIDOL | MIN | NOM | MAX | | | | | Α | 0.70 | 0.75 | 0.80 | | | | | A1 | | 0.02 | 0.05 | | | | | b | 0.20 | 0.25 | 0.30 | | | | | b1 | 0.18REF | | | | | | | c | 0.203REF | | | | | | | D | 4.40 | 4.50 | 4.60 | | | | | D1 | 2.60 | 2.70 | 2.80 | | | | | е | 0.50BSC | | | | | | | e1 | 0.75BSC | | | | | | | Ne | 3.50BSC | | | | | | | E | 3.40 | 3.50 | 3.60 | | | | | E1 | 1.60 | 1.70 | 1.80 | | | | | L | 0.35 | 0.40 | 0.45 | | | | | h | 0.30 | 0.35 | 0.40 | | | | - (1) This drawing is subject to change without notice - (2) The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ### 12.1.3 Recommended Land Pattern Figure 63 Recommended Land Pattern - (1) All linear dimensions are in millimeters. - (2) It is recommended that vias under paste be filled, plugged or tented. # 12.2 Recommended Stencil Design Figure 64 Recommended Stencil Design ### Note: (1) All linear dimensions are in millimeters. # 12.3 Reel and Tape Information Figure 65 Reel Dimensions Figure 66. Tape Dimensions | Device | Package<br>Type | Pins | Quantities<br>(PCS) | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1(mm) | A<br>(mm) | B<br>(mm) | K<br>(mm) | P<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------|-----------------|------|---------------------|--------------------------|-------------------------|-----------|-----------|-----------|-----------|-----------|------------------| | MK9218 | QFN-20 | 20 | 3000 | 329 | 12.4 | 3.8 | 4.8 | 1.18 | 8 | 12 | Q1 | #### **Reel Box Dimensions** 12.4 Figure 67. Rell Box Dimensions #### 12.5 **Electrostatic Discharge Caution** This integrated circuit can be damaged by ESD. Meraki Integrated recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.